## ChameleonDB:

a Key-value Store for Optane Persistent memory

Wenhui Zhang, Xingsheng Zhao, Song Jiang, and Hong Jiang

University of Texas at Arlington



## Why do we need a key-value store design for Optane persistent memory?





Because Optane Persistent Memory (Pmem) is very different.

It's different from **DRAM**, different from **traditional block devices**, and even different from **what was assumed about persistent memory** (slower, persistent DRAM).

#### Optane Pmem is a block device with access unit as 256B.



This property makes Optane Pmem different from what was assumed about persistent memory (cacheline as access unit).

KV store designs **employing small random writes** of persistent memory, including Level Hashing, CCEH, and FAST&FAIR, are **unable** to provide high **write performance** on Optane Pmem.

# Are LSM-tree based KV stores designed for block devices efficient for Optane Pmem?



They are efficient on write performance, but **read performance** is another story.



### Are LSM-tree based KV stores designed for block devices efficient for Optane Pmem?



They are efficient on write performance, but read performance is



# Are LSM-tree based KV stores designed for block devices efficient for Optane Pmem?



They are efficient on write performance, but **read performance** is another story.

When use <u>SSD</u> as storage, the time to checking filters in DRAM for multiple levels is <u>negligible</u>.



Reading table from the slow storage (SSD) contributes to 99% of the read latency, while checking multiple in-DRAM filters is nearly negligible.

Read latency is stable with the multi-level structure.

# Are LSM-tree based KV stores designed for block devices efficient for Optane Pmem?



They are efficient on write performance, but **read performance** is another story.

When use **Optane Pmem**, whose latency is **~3x DRAM's**, the time to checking filters for multiple levels becomes **significant**.



Checking filters for multiple levels contributes up to 63% of the read latency.

**Multi-level structure** becomes a major **barrier** to achieving consistently low **read latency**.



However, **DRAM footprint** for the index is considerably **large**, and recovering the index during a **restart** may take an **unacceptable long time**.

### Design Goals of ChameleonDB



HIGH write performance

SHORT restart time

**ChameleonDB** 

LOW read latency

SMALL DRAM footprint

#### Structure of ChameleonDB



#### Structure of ChameleonDB



### Size-tiered Compaction in ChameleonDB



### Size-tiered Compaction in ChameleonDB



#### Size-tiered Compaction in ChameleonDB



#### Leveled Compaction in ChameleonDB



**Leveled compaction** is used for compactions to the last level, so as to maintain only one table in the last leve.

A last level compaction merges tables in all levels including the last level to a new last-level table.

After a last level compaction, all levels except the last level become empty.

### Search items without Auxiliary Bypass Index



#### Search items with Auxiliary Bypass Index



**ABI** is an in-DRAM hash table that holds all items in the upper levels.

Everytime ChameleonDB flushes a MemTable, it also inserts the items in the MemTable to the *ABI*. *ABI* will be cleared when a last-level compaction happened.

Use **ABI** to bypass checking upper levels one-by-one, and achieve consistently low read latency!

#### Last level compacion with Auxiliary Bypass Index



#### Recovery during restart



#### How does ChameleonDB achieve design goals?

- ➤ Batch KV items before writing them to the storage log, batch index in MemTable before flushing them to Optane Pmem, use multi-level structure to organize index
  - ⇒ avoid small random writes to Optane Pmem
    - ⇒ high write performance
- Use Auxiliary Bypass Index to accelerate Get operation
  - ⇒ avoid checking multiple levels one-by-one
    - ⇒ consistently low read latency
- Place only a portion of the index in DRAM
  - ⇒ small DRAM footprint
- Recovers only MemTable during a restart
  - ⇒ short restart time

#### **Experiment results**



#### **Experiment results**



#### **Experiment results**



#### Thank You!

wenhui.zhang@uta.edu